Fujitsu F2MCTM-16LX Manual de usuario Pagina 389

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 682
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 388
373
CHAPTER 19 LOW VOLTAGE DETECTION/CPU OPERATING DETECTION RESET
CPU Operating Detection Reset Circuit
CPU operating detection reset circuit is a counter for preventing the program out of control. After power-on
reset, it starts automatically. After it starts, it is necessary to keep clearing regularly within the fixed time.
Internal reset is generated when not cleared during the fixed time by an program infinite loop, etc. The
width of internal reset generated by CPU operating detection circuit is five machine cycles.
Figure 19.1-2 Interval Time of CPU operating Detection Reset Circuit
In the mode that CPU stops operating, the circuit stops.
The counter condition of CPU operating detection reset circuit is indicated as follows.
1) Writing "0" to CL bit of LVRC register
2) Internal reset
3) Oscillation clock stop
4) Transition to sleep mode
5) Transition to timebase timer mode
2
20
/FC (approx.262ms)
*
Interval time
*: It is the interval time at oscillation clock 4 MHz.
Vista de pagina 388
1 2 ... 384 385 386 387 388 389 390 391 392 393 394 ... 681 682

Comentarios a estos manuales

Sin comentarios